

**Open Access** 

# Performance Analysis of Array Multipliers Using Different Logic Configurations

# Swetha BN\* and Satish Kumar B

Department of Telecommunication, K.S. Institute of Technology, Bangalore, Karnataka State, India

#### Abstract

Power and speed are the two important design aspects that impact the designing of any circuits. One of the most widely used arithmetic operations in digital circuits is multiplication. There are different multipliers designed depending on the speed and the hardware. There are different technologies with different features. In this paper 4-bit and 8-bit array multipliers are been designed using different designing techniques. The multipliers are designed using CMOS logic configuration, pseudo-NMOS logic configuration and transmission gate logic configuration and are compared in terms of power and delay. The power delay product (PDP) gives the overall performance of the Multipliers.

**Keywords:** Multiplier; CMOS logic; Pseudo-NMOS logic; Transmission gate logic; Power; Delay

# Introduction

Multiplication plays an important role in digital circuits. Adders and multipliers are the two basic building blocks of any digital circuits. The two basic operation of multiplication process are:

- 1. Generation of Partial Products.
- 2. Accumulation of the products

The basic multiplication processes are the add and shift algorithm. The partial products are generated using the AND gates and these products are accumulated using the adders [1]. Therefore by reducing the number of partial products or by accelerating the accumulation the multiplication operation can be speeded up. In this paper the multipliers are constructed using CMOS, pseudo-NMOS, and transmission gate logic configuration and are compared in terms of power and delay [2].

The paper is organised as follows:

- The introduction for designing the multipliers
- Various designing algorithms
- The power dissipation details
- Comparison of the multipliers based on different designing techniques
- The final conclusion based on results obtained [3].

# **Multiplier and Designing**

Multipliers play an important role in arithmetic operations. They are most commonly used in arithmetic and logic units, filters, DSP applications and processors.

# Array multipliers

The array multiplier originates from the multiplication parallelogram. Multiplier is based on the add and shift on multiplication of the multiplicand with one multiplier bit. The length of the multiplier is represented by the number of rows and the width of width of each row represents the width of the multiplicand [4]. The parallel adders receive the partial product inputs and the carry out is propagated into the next rows. The critical path delay consists of the horizontal and vertical terms. This delay consists of both adder delay and gate delay [5]. The basic block diagram of 4 bit multiplier is shown in Figure 1. The advantage of using an array multiplier is its regular structure which makes it easy to layout and small in size. The design time is much faster than the tree multiplier. The speed will be low for very wide multipliers [6].

# **Designing Algorithms**

There are a number of designing techniques used for designing the digital circuits. In the present paper we design the multiplier using three different logics. Here the considerations on power, the logical working are discussed further.



\*Corresponding author: Swetha BN, Assistant Professor, Department of Telecommunication, K.S. Institute of Technology, Bangalore, Karnataka State, India, Tel: +91-080-28435722/724; E-mail: swetha.ec10@gmail.com

Received April 29, 2019; Accepted May 31, 2019; Published June 07, 2019

Citation: Swetha BN, Kumar BS (2019) Performance Analysis of Array Multipliers Using Different Logic Configurations. J Telecommun Syst Manage 8: 179. doi: 10.4172/2167-0919.1000179

**Copyright:** © 2019 Swetha BN, et al. This is an open-access article distributed under the terms of the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.

# **CMOS logic configuration**

CMOS circuits use a combination of p-type and n-type transistors to implement logic gates and other circuits. This technology is used in microprocessors, microcontrollers, static RAM and other digital logic circuits [7-10]. The two important characteristics of CMOS devices are high noise immunity and low static power consumption. It always uses all enhancement MOSFETs. The overall circuitry requires very high transistor count. A complementary MOSFET (CMOS) full adder is designed by using pull up and pull down networks. Here the CMOS adder uses 28 transistors where they are highly efficient due to complementary transistor pairs. The voltage scaling and high noise margin design makes them highly advantageous than others thus it makes them to work at low voltages at ratio less transistor sizes [11]. Figure 2 shows the AND gate circuit.

# Pseudo-NMOS logic configuration

The name Pseudo-NMOS originates from the older NMOS techniques where a depletion mode NMOS transistor with its gate connected to source was used as a pull up device. Here the PMOS



Figure 2: AND gate using CMOS logic.

transistor simply acts a pull up device for an n-block. The PMOS is always ON since the gate is grounded [12]. It is advantageous since it provides high speed with low transistor count, but on the negative side more power consumption because of the pull-up transistor, reduced output voltage swing and gain. Figure 3A shows the AND gate circuit.

#### Transmission gate logic configuration

A transmission gate is similar to a relay that can conduct in both directions. It is a CMOS based switch in which PMOS passes a strong 1 but poor 0 and NMOS passes strong 0 but poor 1. Here both PMOS and NMOS work simultaneously [13]. The transition resistance of the transmission gate varies depending upon the voltage to be switched, and corresponds to a superposition of the resistance curves of the two transistors.

Figure 3B shows the AND gate circuit.

#### **Power Dissipation**

The switching activity of the circuit and the node capacitances determines the power dissipation. The wiring complexity is determined by the number of connections and their lengths. These characteristics vary from one design technique to other. Therefore, proper choice has to be done for considerable circuit performance. There Power consumption is said to have three components which are termed as:

- Switching power: Consumed in charging and discharging of the circuit capacitances during transistor switching.
- Short-circuit power: Consumed due to short-circuit current flowing from power supply to ground during transistor switching. This power more dominates in deep sub-micron (DSM) technology.
- Static power: Consumed due to static and leakage currents flowing while the circuit is in a stable state.

The first two components are referred to as dynamic power, since power is consumed dynamically while the circuit is changing states. Dynamic power accounts for the majority of the total power consumption in digital CMOS VLSI circuits at micron technology [14,15].



Figure 3: (A) AND gate using pseudo-NMOS logic; (B) AND gate using transmission gate logic.

#### Page 3 of 5

# Simulation Results and Comparison

The 4-bit and 8-bit array multipliers are constructed using the three design techniques as mentioned. They are compared in terms of power, delay and PDP. The circuits are designed using Cadence tool using 180 nm technology for obtaining better performance [16]. Table 1 gives the comparison of the multipliers. Figure 4 gives the input waveform and Figure 5 shows the output waveforms of four bit array multiplier.

Figures 6A and 6B give the input waveform and Figure 7 shows the output waveforms of eight bit array multiplier.

# Conclusion

The array multiplier is implemented by different low power techniques namely CMOS, pseudo-NMOS and transmission gate techniques. The results are simulated using cadence and comparison





# Citation: Swetha BN, Kumar BS (2019) Performance Analysis of Array Multipliers Using Different Logic Configurations. J Telecommun Syst Manage 8: 179. doi: 10.4172/2167-0919.1000179

Page 4 of 5

| Array multiplier | CMOS                     |                           |                            | Pseudo-NMOS              |                           |                            | Transmission gate        |                           |                            |
|------------------|--------------------------|---------------------------|----------------------------|--------------------------|---------------------------|----------------------------|--------------------------|---------------------------|----------------------------|
|                  | Power (W)                | Delay (s)                 | PDP                        | Power (µW)               | Delay (s)                 | PDP                        | Power (µW)               | Delay (s)                 | PDP                        |
| Four bit         | 288.9 × 10 <sup>-6</sup> | 132 × 10 <sup>-12</sup>   | 38.134 × 10 <sup>-15</sup> | 30.38 × 10 <sup>-3</sup> | 68.82 × 10 <sup>-12</sup> | 2.09 × 10 <sup>-12</sup>   | 2.811 × 10⁻³             | 123.3 × 10 <sup>-12</sup> | 346.59 × 10 <sup>-15</sup> |
| Eight bit        | 1.889 × 10 <sup>-3</sup> | 116.4 × 10 <sup>-12</sup> | 219.87 × 10 <sup>-15</sup> | 149.4 × 10 <sup>-3</sup> | 95.49 × 10 <sup>-12</sup> | 14.266 × 10 <sup>-12</sup> | 16.84 × 10 <sup>-3</sup> | 116.2 × 10 <sup>-12</sup> | 1.9568 × 10 <sup>-12</sup> |

Table 1: Comparison of array multipliers.





has been done for different parameters like power dissipation, delay and PDP. The results concluded that, as compared to other proposed techniques, CMOS has less delay and PDP. These advantages of proposed techniques make CMOS more efficient and convenient to be used in digital circuits.

# References

- Weste N, Eshraghian K (2002) Principles of CMOS VLSI design: A system perspective Reading, Pearson Education, Addison-Wesley.
- Chandrakasan AP, Sheng S, Brodersen RW (1992) Low power CMOS digital design. IEEE J Solid-State Circuits 27: 473-484.

- Al-Assadi W, Jayasumana AP, Malaiya YK (1991) Pass-transistor logic design. Int J Electron 70: 739-749.
- Khater ISA, Bellaouar A, Elmastry MI (1996) Circuit techniques for CMOS low power high-performance multipliers. IEEE J Solid-State Circuits 31: 1535-1546.
- Yano K, Sasaki Y, Rikino K, Seki K (1996) Top down pass transistor logic design. IEEE J Solid State Circuits 31: 792-803.
- Zimmermann R, Fichtner W (1997) Low power logic styles: CMOS versus pass transistor logic. IEEE J Solid State Circuits 32: 1079-1090.
- Sakurai T (1993) Closed form expressions for interconnection delay, coupling, and crosstalk in VLSI's. IEEE Trans Electron Devices 40: 118-124.
- Adler V, Friedman EG (1997) Delay and power expressions for a CMOS inverter driving a resistive capacitive load. Analog Integrated Circuits Signal Processing 14: 29-39.
- Morgenshtein A, Fish A, Wagner IA (2002) Gate Diffusion Input (GDI) A power efficient method for digital combinatorial circuits. IEEE Transactions on VLSI systems 10: 566-581.
- 10. Wang D, Yang M, Cheng W, Guan X, Zhu Z et al. (2009) Novel Low Power

Full Adder Cells in 180 nm CMOS Technology. IEEE Conference on Industrial Electronics and Applications, pp: 430-433.

- Meier PCH (1999) Analysis and Design of Low Power Digital Multipliers (Ph.D. Thesis), Dept. of Electrical and Computer Engineering, Carnegie Mellon University, Pittsburgh, Pennsylvania.
- Anuar N, Takahashi Y, Sekine T (2010) 4 × 4-bit Array Two Phase Clocked Adiabatic Static CMOS Logic Multiplier with New XOR. 18<sup>th</sup> IEEE/IFIP International Conference on VLSI and System on Chip, pp: 364-368.
- 13. Wallace CS (1964) A Suggestion for a Fast Multiplier. IEEE Transactions on Electronic Computers 1: 14-17.
- 14. Roy K, Seng K (2005) Low voltage, Low power VLSI Subsystems, McGraw-Hill Publishers.
- Devadas S, Malik S (1995) A survey of optimization techniques targeting low power VLSI circuits. In: Proceedings of the 32nd annual ACM/IEEE Design Automation Conference, pp: 242-247.
- 16. Ravi N, Satish A, Prasad TJ, Rao TS (2011) A New Design for Array Multiplier with Trade off in Power and Area 8: 533-537.

Page 5 of 5